Intel® Stratix® 10 DX 2100 FPGA
Specifications
Compare Intel® Products
Essentials
-
Product Collection
Intel® Stratix® 10 DX FPGA
-
Marketing Status
Launched
-
Launch Date
Q3'19
-
Lithography
14 nm
Sign in with your CNDA account to view additional SKU details.
Resources
-
Logic Elements (LE)
2073000
-
Adaptive Logic Modules (ALM)
702720
-
Adaptive Logic Module (ALM) Registers
2810880
-
Fabric and I/O Phase-Locked Loops (PLLs)
16
-
Maximum Embedded Memory
239.5 Mb
-
Maximum High Bandwidth Memory (HBM)†
8 GB
-
Digital Signal Processing (DSP) Blocks
3960
-
Digital Signal Processing (DSP) Format
Multiply and Accumulate, Variable Precision, Fixed Point (hard IP), Floating Point (hard IP)
-
Hard Memory Controllers
Yes
-
External Memory Interfaces (EMIF)
DDR, DDR2, DDR3, DDR4, Intel® Optane™ Persistent Memory, QDR II, QDR II+, RLDRAM II, RLDRAM 3
I/O Specifications
-
Maximum User I/O Count†
612
-
I/O Standards Support
3.0 V to 3.3 V LVTTL, 1.2 V to 3.3V LVCMOS, SSTL, POD, HSTL, HSUL, Differential SSTL, Differential POD, Differential HSTL, Differential HSUL, LVDS, Mini-LVDS, RSDS, LVPECL
-
Maximum LVDS Pairs
306
-
Maximum Non-Return to Zero (NRZ) Transceivers†
84
-
Maximum Non-Return to Zero (NRZ) Data Rate†
28.9 Gbps
-
Maximum Pulse-Amplitude Modulation (PAM4) Transceivers†
12
-
Maximum Pulse-Amplitude Modulation (PAM4) Data Rate†
57.8 Gbps
-
Transceiver Protocol Hard IP
PCIe Gen3, PCIe Gen4, 10/25/100G Ethernet, UPI
Advanced Technologies
Package Specifications
-
Package Options
F2597
Supplemental Information
-
Additional Information
Product Table (Family Comparison)
Datasheet
All FPGA Documentation
Ordering and Compliance
Sign in with your CNDA account to view additional SKU details.
Ordering and spec information
Intel® Stratix® 10 DX 2100 FPGA 1SD21BPT1F53E1VGBK
- MM# 99A7W7
- Spec Code SRKE9
- Ordering Code 1SD21BPT1F53E1VGBK
- Stepping B0
Intel® Stratix® 10 DX 2100 FPGA 1SD21BPT1F53E2VGBK
- MM# 99A7W8
- Spec Code SRKEA
- Ordering Code 1SD21BPT1F53E2VGBK
- Stepping B0
Intel® Stratix® 10 DX 2100 FPGA 1SD21BPT1F53E1VGNE
- MM# 99AXPZ
- Spec Code SRLVQ
- Ordering Code 1SD21BPT1F53E1VGNE
- Stepping B0
Intel® Stratix® 10 DX 2100 FPGA 1SD21BPT3F53E3VGNE
- MM# 99AXR0
- Spec Code SRLVR
- Ordering Code 1SD21BPT3F53E3VGNE
- Stepping B0
Intel® Stratix® 10 DX 2100 FPGA 1SD21BPT2F53E1VGNE
- MM# 99AXRG
- Spec Code SRLVS
- Ordering Code 1SD21BPT2F53E1VGNE
- Stepping B0
Intel® Stratix® 10 DX 2100 FPGA 1SD21BPT1F53E2VGNE
- MM# 99AXRW
- Spec Code SRLVT
- Ordering Code 1SD21BPT1F53E2VGNE
- Stepping B0
Trade compliance information
- ECCN 3A001.A.7.B
- CCATS G171972
- US HTS 8542390001
PCN Information
SRKEA
- 99A7W8 PCN
SRLVQ
- 99AXPZ PCN
SRLVR
- 99AXR0 PCN
SRLVS
- 99AXRG PCN
SRGNJ
- 999LDH PCN
SRLVT
- 99AXRW PCN
SRGNH
- 999LD0 PCN
SRGNG
- 999LCZ PCN
SRGNF
- 999LCX PCN
SRGNE
- 999LCT PCN
SRKE9
- 99A7W7 PCN
Drivers and Software
Description
Type
More
OS
Version
Date
All
View Details
Download
No results found for
Y
/apps/intel/arksuite/template/arkProductPageTemplate
Latest Drivers & Software
Launch Date
The date the product was first introduced.
Lithography
Lithography refers to the semiconductor technology used to manufacture an integrated circuit, and is reported in nanometer (nm), indicative of the size of features built on the semiconductor.
Logic Elements (LE)
Logic elements (LEs) are the smallest units of logic in Intel® FPGA architecture. LEs are compact and provide advanced features with efficient logic usage.
Adaptive Logic Modules (ALM)
The adaptive logic module (ALM) is the logic building block in supported Intel FPGA devices, and is designed to maximize both performance and utilization. Each ALM has several different modes of operation, and can implement a variety of different combinatorial and sequential logical functions.
Adaptive Logic Module (ALM) Registers
ALM registers are those register bits (flip-flops) that are contained inside the ALMs and are used to implement sequential logic.
Fabric and I/O Phase-Locked Loops (PLLs)
Fabric and IO PLLs are used to simplify the design and implementation of the clock networks in the Intel FPGA fabric, and also the clock networks associated with the IO cells in the device.
Maximum Embedded Memory
The total capacity of all the embedded memory blocks in the programmable fabric of the Intel FPGA device.
Maximum High Bandwidth Memory (HBM)†
The total capacity of all the in-package high-bandwidth memory stacks in the Intel device or component.
† Actual count could be lower depending on package.
Digital Signal Processing (DSP) Blocks
The digital signal processing (DSP) block is the mathematical building block in supported Intel FPGA devices and contains high-performance multipliers and accumulators to implement a variety of digital signal processing functions.
Digital Signal Processing (DSP) Format
Depending on the Intel FPGA device family, the DSP block supports different formats such as hard floating point, hard fixed point, multiply and accumulate, and multiply only.
Hard Memory Controllers
Hard memory controllers are used to enable high-performance external memory systems attached to the Intel FPGA. A hard memory controller saves power and FPGA resources compared to the equivalent soft memory controller, and supports higher frequency operation.
External Memory Interfaces (EMIF)
The external memory interface protocols supported by the Intel FPGA device.
Maximum User I/O Count†
The maximum number of general purpose I/O pins in the Intel FPGA device, in the largest available package.
† Actual count could be lower depending on package.
I/O Standards Support
The general purpose I/O interface standards supported by the Intel FPGA device.
Maximum LVDS Pairs
The maximum number of LVDS pairs that can be configured in the Intel FPGA device, in the largest available package. Refer to device documentation for actual RX and TX LVDS pairs count by package type.
Maximum Non-Return to Zero (NRZ) Transceivers†
The maximum number of NRZ transceivers in the Intel FPGA device, in the largest available package.
† Actual count could be lower depending on package.
Maximum Non-Return to Zero (NRZ) Data Rate†
The maximum NRZ data rate that is supported by the NRZ transceivers.
† Actual data rate could be lower depending on transceiver speed grade.
Maximum Pulse-Amplitude Modulation (PAM4) Transceivers†
The maximum number of PAM4 transceivers in the Intel FPGA device, in the largest available package.
† Actual count could be lower depending on package.
Maximum Pulse-Amplitude Modulation (PAM4) Data Rate†
The maximum PAM4 data rate that is supported by the PAM4 transceivers.
† Actual data rate could be lower depending on transceiver speed grade.
Transceiver Protocol Hard IP
Hard intellectual property available in the Intel FPGA device to support the high-speed serial transceivers. Transceiver protocol hard IP saves power and FPGA resources compared to the equivalent soft IP, and simplifies the implementation of the serial protocol.
Hyper-Registers
Hyper-Registers are additional register bits (flip-flops) located in the interconnect of some Intel FPGA device families, allowing for re-timing and pipelining of the interconnect to enable higher clock frequency in the FPGA fabric.
FPGA Bitstream Security
Depending on the Intel FPGA device family, various security features are available to prevent copying of the customer bitstream, and detect attempts to tamper with the device during operation.
Package Options
Intel FPGA devices are available in different package sizes, with different IO and transceiver counts, to match customer system requirements.
All information provided is subject to change at any time, without notice. Intel may make changes to manufacturing life cycle, specifications, and product descriptions at any time, without notice. The information herein is provided "as-is" and Intel does not make any representations or warranties whatsoever regarding accuracy of the information, nor on the product features, availability, functionality, or compatibility of the products listed. Please contact system vendor for more information on specific products or systems.
Intel classifications are for general, educational and planning purposes only and consist of Export Control Classification Numbers (ECCN) and Harmonized Tariff Schedule (HTS) numbers. Any use made of Intel classifications are without recourse to Intel and shall not be construed as a representation or warranty regarding the proper ECCN or HTS. Your company as an importer and/or exporter is responsible for determining the correct classification of your transaction.
Refer to Datasheet for formal definitions of product properties and features.
‡ This feature may not be available on all computing systems. Please check with the system vendor to determine if your system delivers this feature, or reference the system specifications (motherboard, processor, chipset, power supply, HDD, graphics controller, memory, BIOS, drivers, virtual machine monitor-VMM, platform software, and/or operating system) for feature compatibility. Functionality, performance, and other benefits of this feature may vary depending on system configuration.
“Announced” SKUs are not yet available. Please refer to the Launch Date for market availability.