MAX® II EPM570 CPLD
Specifications
Compare Intel® Products
Essentials
-
Product Collection
MAX® II CPLD
-
Marketing Status
Launched
-
Launch Date
Q1'14
-
Lithography
180 nm
Resources
-
Equivalent Macrocells
440
-
Pin-to-pin Delay
9 ns
-
User Flash Memory
8 Kb
Features
-
Boundary-scan JTAG
Yes
-
JTAG ISP
Yes
-
Fast Input Registers
Yes
-
Programmable Register Power-up
Yes
-
JTAG Translator
Yes
-
Real-time ISP
Yes
-
MultiVolt I/Os†
1.5, 1.8, 2.5, 3.3
-
I/O Power Banks
2
-
Maximum Output Enables
160
-
LVTTL/LVCMOS
Yes
-
Schmitt Triggers
Yes
-
Programmable Slew Rate
Yes
-
Programmable Pull-up Resistors
Yes
-
Programmable GND Pins
Yes
-
Open-drain Outputs
Yes
-
Bus Hold
Yes
Package Specifications
-
Package Options
M100, F100, M256, T100, F256, T144
-
Package Size
6mmx6mm,11mmx11mm,11mmx11mm,16mmx16mm,17mmx17mm,22mmx22mm
Supplemental Information
-
Additional Information
View now
Ordering and Compliance
Ordering and spec information
MAX® II EPM570 CPLD EPM570GT100C5
- MM# 970400
- Spec Code SR8P6
- Ordering Code EPM570GT100C5
- Stepping A1
MAX® II EPM570 CPLD EPM570GT100C4
- MM# 972175
- Spec Code SR9U1
- Ordering Code EPM570GT100C4
- Stepping A1
MAX® II EPM570 CPLD EPM570GT100C3
- MM# 973391
- Spec Code SRBAX
- Ordering Code EPM570GT100C3
- Stepping A1
Trade compliance information
- ECCN EAR99
- CCATS NA
- US HTS 8542390001
PCN Information
SR9U2
- 972176 PCN
SRAXM
- 972868 PCN
SRBAU
- 973388 PCN
SR9U1
- 972175 PCN
SR9U0
- 972174 PCN
SRBB1
- 973395 PCN
SRBB0
- 973394 PCN
SR6AZ
- 967541 PCN
SR9LB
- 971406 PCN
SR9TY
- 972172 PCN
SRAXQ
- 972871 PCN
SR9U5
- 972179 PCN
SRBAX
- 973391 PCN
SRBAW
- 973390 PCN
SRAXN
- 972869 PCN
SRBAV
- 973389 PCN
SR9L9
- 971404 PCN
SR9L7
- 971402 PCN
SR8P8
- 970402 PCN
SR9L3
- 971398 PCN
SR6AX
- 967539 PCN
SR6AU
- 967536 PCN
SR8PA
- 970404 PCN
SR8P6
- 970400 PCN
SR8P3
- 970397 PCN
SR7A0
- 968696 PCN
SR7A7
- 968703 PCN
SR7A6
- 968702 PCN
SRC08
- 974614 PCN
SR7A4
- 968700 PCN
SR7A3
- 968699 PCN
SRC06
- 974612 PCN
Drivers and Software
Description
Type
More
OS
Version
Date
All
View Details
Download
No results found for
Y
/apps/intel/arksuite/template/arkProductPageTemplate
Latest Drivers & Software
Support
Launch Date
The date the product was first introduced.
Lithography
Lithography refers to the semiconductor technology used to manufacture an integrated circuit, and is reported in nanometer (nm), indicative of the size of features built on the semiconductor.
Equivalent Macrocells
Typical equivalent macrocell" ratio is approximately 1.3 LEs per macrocell based on empirical data.
Pin-to-pin Delay
Pin-to-pin delay is the time required for a signal from an input pin to propagate through combinational logic and appear at an external output pin.
User Flash Memory
The User Flash Memory (UFM) provides access to the serial flash memory blocks in these devices.
Boundary-scan JTAG
Testing that isolates a device's internal circuitry from its I/O circuitry.
JTAG ISP
In-System Programmability via JTAG interface.
Fast Input Registers
Input registers in I/O cells that have a fast, direct connection from I/O pins.
Programmable Register Power-up
Enable registered outputs to drive high for a specific duration upon power-up through the Quartus II software.
JTAG Translator
Allow access to the JTAG TAP and state signals when either the USER0 or USER1 instruction is issued to the JTAG TAP.
Real-time ISP
Can program the supported device while the device is still in operation.
MultiVolt I/Os†
Allow devices in all packages to interface with systems of different supply voltages. †An external resistor must be used for 5.0 V tolerance.
I/O Power Banks
A group of I/O pins that are grouped for the purpose of specifying I/O standards. To be powered up during device operation.
Maximum Output Enables
Maximum number of control inputs that either permit or prevent the output of data from the device.
LVTTL/LVCMOS
Low Voltage Transistor to Transistor Logic / Low Voltage Complementary Metal Oxide Semiconductor
Schmitt Triggers
Allow input buffers to respond to slow input edge rates with a fast output edge rate.
Programmable Slew Rate
Output slew rate control that can be configured for low noise or high-speed performance.
Programmable Pull-up Resistors
Each I/O pin on the device provides an optional programmable pull-up resistor during user mode. If this feature is enabled for an I/O pin, the pull-up resistor holds the output to the VCCIO level of the output pin’s bank.
Programmable GND Pins
Each unused I/O pin on the device can be used as an additional ground pin.
Open-drain Outputs
Devices provide an optional open-drain (equivalent to open-collector) output for each I/O pin. This open-drain output enables the device to provide system-level control signals that can be asserted by any of several devices.
Bus Hold
Each I/O pin on the device provides an optional bus-hold feature. The bus-hold circuitry can hold the signal on an I/O pin at its last-driven state.
Package Options
Intel FPGA devices are available in different package sizes, with different IO and transceiver counts, to match customer system requirements.
Give Feedback
All information provided is subject to change at any time, without notice. Intel may make changes to manufacturing life cycle, specifications, and product descriptions at any time, without notice. The information herein is provided "as-is" and Intel does not make any representations or warranties whatsoever regarding accuracy of the information, nor on the product features, availability, functionality, or compatibility of the products listed. Please contact system vendor for more information on specific products or systems.
Intel classifications are for general, educational and planning purposes only and consist of Export Control Classification Numbers (ECCN) and Harmonized Tariff Schedule (HTS) numbers. Any use made of Intel classifications are without recourse to Intel and shall not be construed as a representation or warranty regarding the proper ECCN or HTS. Your company as an importer and/or exporter is responsible for determining the correct classification of your transaction.
Refer to Datasheet for formal definitions of product properties and features.
‡ This feature may not be available on all computing systems. Please check with the system vendor to determine if your system delivers this feature, or reference the system specifications (motherboard, processor, chipset, power supply, HDD, graphics controller, memory, BIOS, drivers, virtual machine monitor-VMM, platform software, and/or operating system) for feature compatibility. Functionality, performance, and other benefits of this feature may vary depending on system configuration.
“Announced” SKUs are not yet available. Please refer to the Launch Date for market availability.